## Features

- Contactless Power Supply
- Contactless Read/Write Data Transmission
- Radio Frequency f<sub>RF</sub> from 100 kHz to 150 kHz
- Basic Mode or Extended Mode
- Compatible with E5551/T5551, T5557, ATA5567
- Configurable for ISO/IEC 11784/785 Compatibility
- Total 363 Bits EEPROM Memory: 11 Blocks (32 Bits + 1 Lock Bit)
  - $\mathbf{7}\times\mathbf{32}$  Bits EEPROM User Memory Including 32-bit Password Memory
  - 2  $\times$  32 Bits for Unique ID
  - 1  $\times$  32-bit Option Register in EEPROM to Set Up the Analog Front End:
    - Clock Detection Level
    - Gap Detection Level
    - Improved Downlink Timing
    - Clamp Voltage
    - Modulation Voltage
    - Soft Modulation Switching
    - Write Damping like the T5557/ATA5567 or with Resistor
    - Downlink Protocol
  - 1  $\times$  32-bit Configuration Register in EEPROM to Setup:
    - Data Rate:
      - RF/2 to RF/128, Binary Selectable or
      - Fixed Basic Mode Rates
    - Modulation/Coding:
      - Bi-phase, Manchester, FSK, PSK, NRZ
    - Other Options:
      - Password Mode
      - Max Block Feature
      - Direct Access Mode
      - Sequence Terminator(s)
      - Blockwise Write Protection (Lock Bit)
      - Answer-On-Request (AOR) Mode
      - Inverse Data Output
      - Disable Test Mode Access
      - Fast Downlink (~6 Kbits/s versus ~3 Kbits/s)
      - OTP Functionality
      - Init Delay (~67 ms)
- On-chip Antenna Capacitor:
  - 330 pF (TBD)
  - 250 pF (TBD)
  - 130 pF (On Request)
  - 75 pF (On Request)
  - Without On-chip Capacitor (On Request)



Read/Write LF RFID IDIC 100 to 150 kHz

ATA5577

## Preliminary

4967AX-RFID-01/07





## 1. Description

The ATA5577 is a contactless read/write **id**entification **IC** (IDIC<sup>®</sup>) for applications in the 125-kHz or 134-kHz frequency band. A single coil connected to the chip serves as the IC's power supply and bi-directional communication interface. The antenna and chip together form a transponder, or tag.

The on-chip 363-bit EEPROM (11 blocks with 33 bits each) can be read and written block-wise from a base station (reader). Two dedicated blocks are reserved for setting the IDIC operational modes. Another block may be used for a password to prevent unauthorized writing.

Data is transmitted from the IDIC (uplink) using load modulation. This is achieved by damping the RF field with a resistive load between the two terminals Coil 1 and Coil 2. The IC receives and decodes serial base station commands (downlink) which are encoded as 100% amplitude modulated (OOK) pulse-interval-encoded bit streams.

## 2. Compatibility

The ATA5577 in its *Basic* mode supports the fixed uplink bit rates of the E5551/T5551 transponders. Configuration mapping in Basic mode is compatible to the E5551/T5551. The *Fixed Bit Length* downlink protocol is compatible to the E5551/T5551 and the T5557/ATA5567. This means that the ATA5577 has an easy upgrade path when converting a system from the E5551/T5551 or T5557/ATA5567.

For further details, refer to Atmel<sup>®</sup>'s Web site for product-relevant application notes.

## 3. System Block Diagram



#### Figure 3-1. RFID System Using ATA5577 Tag

## 4. ATA5577 - Functional Blocks





## 4.1 Analog Front End (AFE)

The AFE includes all circuits which are directly connected to the coil terminals, generates the IC's power supply, and handles the bi-directional data communication with the reader. It consists of the following blocks:

- Rectifier to generate a DC supply voltage from the AC coil voltage
- Clock extractor
- Switchable load between Coil 1 and Coil 2 for data transmission from the tag to the reader
- · Field-gap detector for data transmission from the base station to the tag
- ESD-protection circuitry

## 4.2 AFE Option Register

The option register maintains a readable shadow copy of the data held in the EEPROM block 3 page 1. This contains the analog front end's level and threshold settings, as well as enhanced downlink protocol selection with which the device can be fine tuned for perfect operation and all application environments. It is continually refreshed during read-mode operation and (re-)loaded after every POR event or reset command. By default the option register is pre-programmed with the value TBD.

## 4.3 Data-rate Generator

The data rate is binary programmable to operate at any data rate between RF/2 and RF/128 or to any of the fixed Basic mode data rates (RF/8, RF/16, RF/32, RF/40, RF/50, RF/64, RF/100 and RF/128).





#### 4.4 Write Decoder

The write decoder detects the write gaps and verifies the validity of the data stream according to the Atmel e555x downlink protocol (pulse interval encoding).

#### 4.5 HV Generator

This on-chip charge pump circuit generates the high voltage required to program the EEPROM.

#### 4.6 DC Supply

Power is externally supplied to the IDIC via the two coil connections. The IC rectifies and regulates this RF source and uses it to generate its supply voltage.

#### 4.7 Power-On Reset (POR)

The power-on reset circuit blocks the voltage supply to the IDIC until an acceptable voltage threshold has been reached.

#### 4.8 Clock Extraction

The clock extraction circuit uses the external RF signal as its internal clock source.

#### 4.9 Controller

The control logic module executes the following functions:

- Load mode register with configuration data from EEPROM block 0 after power-on and during reading
- Load option register with the settings for the analog front end stored in EEPROM page 1 block 3 after power-on and during reading
- · Control all EEPROM memory read/write access and data protection
- Handle the downlink command decoding, detecting protocol violations and error conditions

#### 4.10 Mode Register

The mode register maintains a readable shadow copy of the configuration data held in block 0 of the EEPROM. It is continually refreshed during read mode and (re-)loaded after every POR event or reset command. On delivery, the mode register is pre-programmed with the value TBD.

#### 4.11 Modulator

The modulator encodes the serialized EEPROM data for transmission to a tag reader or base station. Several types of modulation are available such as: Manchester, bi-phase, FSK, PSK and NRZ.

#### 4.12 Memory



#### Figure 4-2. Memory Map

Not transmitted

The memory is a 363-bit EEPROM, which is arranged in 11 blocks of 33 bits each. Each block includes a single Lock bit which is responsible for write-protecting the associated block. Programming takes place on a block basis, so a complete block (including lock bit) can be programmed with a single command. The memory is subdivided into two page areas. Page 0 contains 8 blocks and page 1 contains 4 blocks. All 33 bits of a block, including the lock bit, are programmed simultaneously.

Block 0 of page 0 contains the mode/configuration data, which is not transmitted during regular-read operations. Addressing block 0 will always affect block 0 of page 0 independent of the page selector. Block 7 of page 0 may be used as a write-protection password.

Block 3 of page 1 contains the option register, which is also not transmitted during regular-read operation.

Bit 0 of every block is the lock bit for that block. Once locked, the block (including the lock bit itself) is not re-programmable via the RF field.

Blocks 1 and 2 of page 1 contain traceability data and are transmitted with the modulation parameters defined in the configuration register after the opcode "11" is issued by the reader (see Figure 5-11 and Figure 5-12 on page 21). These traceability data blocks are programmed and locked by Atmel.





## 4.13 Traceability Data Structure/Unique ID

Blocks 1 and 2 of page 1 contain the traceability data and are programmed and locked by Atmel during production testing. The most significant byte of block 1 is fixed to E0h, the allocation class (ACL) as defined in ISO/IEC 15963-1. The second byte is therefore defined in ISO/IEC 7816-6 as Atmel's manufacturer ID (15h). The following 8 bits could be used as user ID (UID Bit 47 to 40). If not otherwise requested, the 5 most significant bits (customer identification CID) are by default reset (set to 00) as the Atmel standard value (other values may be assigned on request for high-volume customers) and the 3 least significant bits (IC revision, ICR) are used by Atmel for the IC and/or foundry version of the ATA5577.

The lower 40 bits of the data encode Atmel's traceability information and conform to a unique numbering system (unique ID). These 40 data bits are divided in two sub-groups, a 5-digit BCD-coded lot-ID number (LotID, 20 bits) and the binary wafer number (wafer#, 5 bits) concatenated with the sequential die number on wafer (DW,15 bits).



Figure 4-3. ATA5577 Traceability Data Structure

ATA5577 [Preliminary]

6

## 5. Operating the ATA5577

## 5.1 Configuring the ATA5577

| L             | 1 | 2                | 3     | 4                | 5                   | 6               | 7      | 8                | 3             | 9        | 10                 | 11              | 12                       | 13              | 14 | 15                      | 16 | 17            | 18 | 19          | 20 | 21                | 22 | 23   | 24    | 25    | 26   | 27    | 28           | 29    | 30  | 31 | 32 |
|---------------|---|------------------|-------|------------------|---------------------|-----------------|--------|------------------|---------------|----------|--------------------|-----------------|--------------------------|-----------------|----|-------------------------|----|---------------|----|-------------|----|-------------------|----|------|-------|-------|------|-------|--------------|-------|-----|----|----|
|               |   |                  |       |                  |                     |                 |        |                  |               |          |                    |                 |                          |                 |    |                         |    |               |    |             |    |                   |    | 0    | 0     | 0     | 0    | 0     | 0            | 0     | 0   | 0  | 0  |
| 0<br>Lock Bit | U | Option<br>nlocke |       | y <sup>(1)</sup> | •                   | Soft Modulation |        |                  | Clamp Voltage |          | Modulation Voltada |                 | Clock detection Thursday |                 | F  | dap-detection inresnoid |    | Write Damping |    | Demod Delay |    | Downlink Protocol |    |      |       | Re    | serv |       | or Fu<br>FU) | iture | Use |    |    |
|               |   |                  |       | Off              | 0                   | 0               | 0      |                  |               |          | -                  |                 | 1                        | ľ,              | 1  | p<br>d                  |    |               |    |             |    | 0                 | 0  | Fixe | d Bit | t Ler | ngth |       |              |       |     |    |    |
|               | ( | One pı           | ulse  | weak             | 0                   | 1               | 0      |                  |               |          |                    |                 |                          | 5               | ć  | 5                       |    |               |    |             |    | 0                 | 1  | Long | g Lea | adin  | g Re | ferer | ice          |       |     |    |    |
|               | С | ne pu            | lse s | trong            | 1                   | 0               | 0      |                  |               |          |                    |                 |                          |                 |    |                         |    |               |    |             |    | 1                 | 0  | Lea  | ding  | Zero  | o Re | feren | се           |       |     |    |    |
|               |   | T                |       | ulses            |                     | 1               | 0      |                  |               |          |                    |                 |                          |                 |    |                         |    |               |    |             |    | 1                 | _  | 1 of | 4 Co  | odinę | g Re | feren | ce           |       |     |    |    |
|               | 1 |                  |       | nooth            |                     | 1               | 1      |                  |               |          |                    |                 |                          |                 |    |                         |    |               |    | 0           |    | Non               |    |      |       |       |      |       |              |       |     |    |    |
|               |   | Cla              | mp r  | ned ty           | /p <sup>(2)</sup> . |                 |        | C                |               | 0        |                    |                 |                          |                 |    |                         |    |               |    | 0           |    | One               |    |      |       |       |      |       |              |       |     |    |    |
|               |   | ~                |       |                  | (2)                 | RFU             |        | (                | )             | 1        |                    |                 |                          |                 |    |                         |    |               |    | 1           | 0  | Two               |    | es   |       |       |      |       |              |       |     |    |    |
|               |   |                  |       | low ty           |                     | -               |        | 1                |               | 0        |                    |                 |                          |                 |    |                         |    |               | •  | 1           | 1  | RFL               |    |      |       |       |      |       |              |       |     |    |    |
|               |   | Cla              | mp I  | nigh ty          |                     |                 | ned t  | 1<br>(2          |               | 1        | 0                  | 0               |                          |                 |    |                         | 0  | 0             | 0  |             |    | w att.<br>gh at   |    |      |       |       |      |       |              |       |     |    |    |
|               |   |                  |       |                  | N                   | nou n           | neu t  | уР               |               | FU       |                    | 1               |                          |                 |    |                         | 0  |               | 0  | Low         |    | gnai              | ι. |      |       |       |      |       |              |       |     |    |    |
|               |   |                  |       |                  |                     | Mod             | low t  | vn <sup>(2</sup> |               |          |                    | 0               |                          |                 |    |                         | 0  | 1             | 1  | High        |    |                   |    |      |       |       |      |       |              |       |     |    |    |
|               |   |                  |       |                  |                     |                 | nigh t |                  |               |          |                    | 1               |                          |                 |    |                         | 1  | 0             | 0  | WD          |    |                   |    |      |       |       |      |       |              |       |     |    |    |
|               |   |                  |       |                  |                     |                 | lkdet  |                  |               |          |                    | nVp             | 0                        | 0               |    |                         | 1  | 0             | 1  | Off         | ,  |                   |    |      |       |       |      |       |              |       |     |    |    |
|               |   |                  |       |                  |                     |                 |        |                  |               |          | F                  | RFU             | 0                        | 1               |    |                         | 1  | 1             | 0  | RFL         | J  |                   |    |      |       |       |      |       |              |       |     |    |    |
|               |   |                  |       |                  |                     |                 | Clkde  | et lo            | ow t          | yp. 2    | 250                | mV <sub>p</sub> | 1                        | 0               |    |                         | 1  | 1             | 1  | RFL         | J  |                   |    |      |       |       |      |       |              |       |     |    |    |
|               |   |                  |       |                  |                     | C               | lkde   | t hi             | gh t          | yp. 8    | 300                | mV <sub>p</sub> | 1                        | 1               |    |                         |    |               |    |             |    |                   |    |      |       |       |      |       |              |       |     |    |    |
|               |   |                  |       |                  |                     |                 |        | Ģ                | àap           | det r    | ned                | typ.            | 550                      | mV <sub>p</sub> | 0  | 0                       |    |               |    |             |    |                   |    |      |       |       |      |       |              |       |     |    |    |
|               |   |                  |       |                  |                     |                 |        |                  |               |          |                    |                 |                          | RFU             |    | 1                       |    |               |    |             |    |                   |    |      |       |       |      |       |              |       |     |    |    |
|               |   |                  |       |                  |                     |                 |        |                  |               | <b>—</b> |                    |                 | 250                      | •               |    | 0                       |    |               |    |             |    |                   |    |      |       |       |      |       |              |       |     |    |    |
|               |   |                  |       |                  |                     |                 |        | ¢                | ap            | det l    | nigh               | typ.            | 850                      | mV <sub>p</sub> | 1  | 1                       | ]  |               |    |             |    |                   |    |      |       |       |      |       |              |       |     |    |    |
|               |   |                  |       | -                |                     |                 |        |                  |               |          |                    |                 |                          |                 |    |                         |    |               |    |             |    |                   |    |      |       |       |      |       |              |       |     |    |    |

#### Table 5-1. Block 3 Page 1– Analog Front End Option Set-up

Notes: 1. If *Option Key* is 6 or 9, the front end options are activated; for all other values they take on the default state (all 0). If *Option Key* is 6 then the complete page 1 (i.e., option register and traceability data) cannot be overwritten by any Test Write Command. This means, if the *Lock* bits of the three blocks of page 1 are set and the *Option Key* is 6, then all of page 1's blocks are locked against change.

2. Weak field condition



## **ATMEL CONFIDENTIAL**



| L        |                | 1               | 2    | 3   | 4 | 5 | 6 | 7 | 8 | 9 | 10  | 11   | 12 | 13            | 14 | 15 | 16 | 17 | 18   | 19   | 20 | 21   | 22            | 23   | 24 | 25 | 26  | 27 | 28  | 29         | 30 | 31 | 32         |
|----------|----------------|-----------------|------|-----|---|---|---|---|---|---|-----|------|----|---------------|----|----|----|----|------|------|----|------|---------------|------|----|----|-----|----|-----|------------|----|----|------------|
|          |                |                 |      |     |   | 0 | 0 | 0 | 0 | 0 | 0   | 0    |    |               |    | 0  |    |    |      |      |    |      |               |      | 0  |    |     |    |     |            | 0  | 0  |            |
| Lock Bit | <b>N</b><br>(1 | laste<br>), (2) | er K | ley |   |   |   | • |   |   |     |      |    | ata E<br>Rate |    |    |    | Мо | dula | tion | _  |      | P3KCF         | AOR  |    |    | MAX |    | PWD | Terminator |    |    | Init Delay |
|          |                |                 |      |     |   |   |   |   |   |   | F   | RF/8 | 0  | 0             | 0  |    |    |    |      |      |    | 0    | 0             | RF/  | 2  |    |     |    |     | e Ter      |    |    | 7          |
|          |                |                 |      |     |   |   |   |   |   |   | R   | =/16 | 0  | 0             | 1  |    |    |    |      |      |    | 0    | 1             | RF/  | 4  |    |     |    |     | Sequence   |    |    |            |
| 0        | U              | Inloc           | ked  | I   |   |   |   |   |   |   | R   | =/32 | 0  | 1             | 0  |    |    |    |      |      |    | 1    | 0             | RF/  | 8  |    |     |    |     | anba       |    |    |            |
| 1        | L              | ocke            | d    |     |   |   |   |   |   |   | R   | =/40 | 0  | 1             | 1  |    |    |    |      |      |    | 1    | 1             | Res  | i. |    |     |    |     | r Se       |    |    |            |
|          |                |                 |      |     |   |   |   |   |   |   | R   | =/50 | 1  | 0             | 0  |    | 0  | 0  | 0    | 0    | 0  | Dire | ect           |      |    |    |     |    |     | sт         |    |    |            |
|          |                |                 |      |     |   |   |   |   |   |   | R   | =/64 | 1  | 0             | 1  |    | 0  | 0  | 0    | 0    | 1  | PSł  | <b>&lt;</b> 1 |      |    |    |     |    | b.  |            |    |    |            |
|          |                |                 |      |     |   |   |   |   |   |   | RF/ | 100  | 1  | 1             | 0  |    | 0  | 0  | 0    | 1    | 0  | PSł  | <2            |      |    |    |     |    |     |            |    |    |            |
|          |                |                 |      |     |   |   |   |   |   |   | RF/ | 128  | 1  | 1             | 1  |    | 0  | 0  | 0    | 1    | 1  | PSł  | <3            |      |    |    |     |    |     |            |    |    |            |
|          |                |                 |      |     |   |   |   |   |   |   |     |      |    |               |    |    | 0  | 0  | 1    | 0    | 0  | FS   | (1            |      |    |    |     |    |     |            |    |    |            |
|          |                |                 |      |     |   |   |   |   |   |   |     |      |    |               |    |    | 0  | 0  | 1    | 0    | 1  | FSł  | <2            |      |    |    |     |    |     |            |    |    |            |
|          |                |                 |      |     |   |   |   |   |   |   |     |      |    |               |    |    | 0  | 0  | 1    | 1    | 0  | FSł  | <b>(</b> 1a   |      |    |    |     |    |     |            |    |    |            |
|          |                |                 |      |     |   |   |   |   |   |   |     |      |    |               |    |    | 0  | 0  | 1    | 1    | 1  | FSł  | (2a           |      |    |    |     |    |     |            |    |    |            |
|          |                |                 |      |     |   |   |   |   |   |   |     |      |    |               |    |    | 0  | 1  | 0    | 0    | 0  | Mai  | nche          | ster |    |    |     |    |     |            |    |    |            |
|          |                |                 |      |     |   |   |   |   |   |   |     |      |    |               |    |    | 1  | 0  | 0    | 0    | 0  | Bi-p | hase          | e    |    |    |     |    |     |            |    |    |            |
|          |                |                 |      |     |   |   |   |   |   |   |     |      |    |               |    |    | 1  | 1  | 0    | 0    | 0  | Res  | serve         | d    |    |    |     |    |     |            |    |    |            |

 Table 5-2.
 Block 0 Page 0 – Configuration Mapping in Basic Mode

Notes: 1. If *Master Key* is 6 the test mode access is disabled

2. If *Master Key* is neither 6 nor 9, the extended function mode and *Init Delay* are disabled

| Table F O  | Block 0 Page 0 – Configuration Map in Extended Mode ( <i>X-mode</i> ) |
|------------|-----------------------------------------------------------------------|
| Table 5-3. | BIOCK U PADE U – CONJOURAJION MAD IN EXTENDED MODE $(X-mode)$         |
|            | Block of ago of bonngaration map in Extended mode (x mode)            |

| _        |     |      |                  |          |   |   | 0 |   |    | 5  |       |             |     |       |        |    |    |       | •    |    | ,  |          |     |     |    |    |    |     |        |               |         |         |
|----------|-----|------|------------------|----------|---|---|---|---|----|----|-------|-------------|-----|-------|--------|----|----|-------|------|----|----|----------|-----|-----|----|----|----|-----|--------|---------------|---------|---------|
| L        | 1   | 2    | 3                | 4        | 5 | 6 | 7 | 8 | 9  | 10 | 11    | 12          | 13  | 14    | 15     | 16 | 17 | 18    | 19   | 20 | 21 | 22       | 23  | 24  | 25 | 26 | 27 | 28  | 29     | 30            | 31      | 32      |
|          |     |      |                  |          | 0 | 0 | 0 | 0 |    |    |       |             |     |       | 1      |    |    |       |      |    |    |          |     |     |    |    |    |     |        |               |         |         |
| Lock Bit | Ma  | ster | Key <sup>(</sup> | (1), (2) |   |   | • | • | n5 | Da | ata B | n2<br>it Ra | ite | n0    | X-mode |    | Мо | dulat | tion |    |    | SK-<br>F | AOR | ОТР |    |    |    | PWD | Marker | Fast Downlink | se Data | t Delay |
|          |     |      |                  |          |   |   |   |   |    | I  | RF/(2 | 2n+2)       | )   |       |        |    |    |       |      |    | 0  | 0        | R   | =/2 |    |    |    |     | Start  | t Do          | Inverse | Init    |
|          |     |      |                  |          |   |   |   |   |    |    |       |             |     | Di    | irect  | 0  | 0  | 0     | 0    | 0  | 0  | 1        | R   | =/4 |    |    |    |     | q. St  | Fas           | ľ       |         |
| 0        | Unl | ocke | d                |          |   |   |   |   |    |    |       |             |     | P     | SK1    | 0  | 0  | 0     | 0    | 1  | 1  | 0        | R   | =/8 |    |    |    |     | Seq.   |               |         |         |
| 1        | Loc | ked  |                  |          |   |   |   |   |    |    |       |             |     | P     | SK2    | 0  | 0  | 0     | 1    | 0  | 1  | 1        | Re  | es. |    |    |    |     |        |               |         |         |
|          |     |      |                  |          |   |   |   |   |    |    |       |             |     | P     | SK3    | 0  | 0  | 0     | 1    | 1  |    |          |     |     | -  |    |    |     |        |               |         |         |
|          |     |      |                  |          |   |   |   |   |    |    |       |             |     | F     | SK1    | 0  | 0  | 1     | 0    | 0  |    |          |     |     |    |    |    |     |        |               |         |         |
|          |     |      |                  |          |   |   |   |   |    |    |       |             |     | F     | SK2    | 0  | 0  | 1     | 0    | 1  |    |          |     |     |    |    |    |     |        |               |         |         |
|          |     |      |                  |          |   |   |   |   |    |    |       |             | Ma  | inche | ester  | 0  | 1  | 0     | 0    | 0  |    |          |     |     |    |    |    |     |        |               |         |         |
|          |     |      |                  |          |   |   |   |   |    |    |       |             | Bi  | -pha  | se 1   | 1  | 0  | 0     | 0    | 0  |    |          |     |     |    |    |    |     |        |               |         |         |
|          |     |      |                  |          | • |   |   |   |    |    |       |             | Bi  | -pha  | se 2   | 1  | 1  | 0     | 0    | 0  |    |          |     |     |    |    |    |     |        |               |         |         |

Note:

1. If Master Key is 6 and bit15 is set, the test mode access is disabled and the extended mode is active

2. If Master Key is 9 and bit 15 is set, the extended mode is enabled

## 5.2 Soft Modulation Switching

Abrupt rise of the modulation signal at the beginning of modulation - especially in applications with high quality antennas - could lead to clock losses and therefore timing violations. To prevent this, several *soft modulation* settings can be chosen for a soft transition into the modulation state.

Soft modulation should only be used in combination with modulation schemes and data rates which do not involve high frequency modulation changes.

Figure 5-1. Soft Modulation Switching Scheme

 Table 5-4.
 Soft Modulation Switching Scheme



### 5.3 Demodulation Delay

Soft modulation will cause imbalance in modulated and unmodulated phases. Depending on the soft-modulation setting, the unmodulated phase can be either longer or shorter than the modulated. To balance out this mismatch, the switch-point from the modulated to the unmodulated phase can be delayed for one or two pulses.

These delays and soft modulation switching should only be used in combination with modulation schemes and data rates which do not involve high frequency-modulation changes.







**Table 5-5.**Demodulation Delay Scheme

### 5.4 Initialization and Init-Delay

The Power-On-Reset (POR) circuit remains active until an adequate voltage threshold has been reached. This, in turn, triggers the default initialization delay sequence. During this configuration period of about 192 field clocks, the ATA5577 is initialized with the configuration data stored in EEPROM block 0 and with the options stored in block 3 page 1. There are two variants of the ATA5577 available (see Section 10. "Ordering Information" on page 39). The variants with *damping during initialization* show permanent damping during initialization (see Figure 5-10 on page 20). The ATA5577 types without damping achieve a longer read range based on the lower activation field strength.

Tag modulation in regular-read mode will be observed about 3 ms after entering the RF field. If the *Init-delay* bit is set, the ATA5577 variant with *damping during initialization* remains in a permanent damping state for t ~ 69 ms at f = 125 kHz. The ATA5577 variant without damping will start modulation after t ~ 69 ms without damping.

- Init-delay = 0:  $T_{INIT} = 192 \times T_C + T_{POR} \sim 3$  ms;  $T_C = 8 \ \mu s$  at f = 125 kHz ( $T_{POR}$  denotes delay for POR and depends on environmental conditions)
- Init-delay = 1:  $T_{INIT}$  = (192 + 8192) ×  $T_{C}$  +  $T_{POR}$  ~ 69 ms;

Any field gap occurring during this initialization phase will restart the complete sequence. After this initialization time, the ATA5577 enters regular-read mode and modulation starts automatically using the parameters defined in the configuration register.

#### 5.5 Modulator in Basic Mode

The modulator consists of data encoders for the following types of modulation in Basic mode:

 Table 5-6.
 Types of Modulation in Basic Mode

| Mode                 | Direct Data Output                     |                     |           |  |  |  |  |  |  |
|----------------------|----------------------------------------|---------------------|-----------|--|--|--|--|--|--|
| FSK1a <sup>(1)</sup> | FSK/8 - FSK/5                          | 0 = RF/8            | 1 = RF/5  |  |  |  |  |  |  |
| FSK2a <sup>(1)</sup> | FSK/8 - FSK/10                         | 0 = RF/8            | 1 = RF/10 |  |  |  |  |  |  |
| FSK1 <sup>(1)</sup>  | FSK/5 - FSK/8                          | 0 = RF/5            | 1 = RF/8  |  |  |  |  |  |  |
| FSK2 <sup>(1)</sup>  | FSK/10 - FSK/ 8                        | 0 = RF/10           | 1 = RF/8  |  |  |  |  |  |  |
| PSK1 <sup>(2)</sup>  | Phase change when                      | input changes       |           |  |  |  |  |  |  |
| PSK2 <sup>(2)</sup>  | Phase change on bit                    | clock if input high |           |  |  |  |  |  |  |
| PSK3 <sup>(2)</sup>  | Phase change on ris                    | ing edge of input   |           |  |  |  |  |  |  |
| Manchester           | 0 = falling edge, 1 = rising edge      |                     |           |  |  |  |  |  |  |
| Bi-phase             | 1 creates an additional mid-bit change |                     |           |  |  |  |  |  |  |
| NRZ                  | 1 = damping on, 0 = damping off        |                     |           |  |  |  |  |  |  |

Notes: 1. A common multiple of bit rate and FSK frequencies is recommended.

2. In PSK mode the selected data rate has to be an integer multiple of the PSK sub carrier frequency.

#### 5.6 Maxblock

After entering regular-read mode the ATA5577 transmits the data content starting with block 1. The MAXBLK setting defines how many datablocks will be transmitted.

#### 5.7 Password

When password mode is active (PWD = 1), the first 32 bits after the opcode are regarded as the password. They are compared bit by bit with the contents of block 7, starting at bit 1. If the comparison fails, the ATA5577 will not program the memory, instead it will restart in regular-read mode once the command transmission is finished.

Note: In password mode, MAXBLK should be set to a value lower than 7 to prevent the password from being transmitted by the ATA5577.

Each transmission of the direct access command (two opcode bits, 32-bit password, '0' bit plus 3 address bits = 38 bits) needs about 18 ms. Testing all possible combinations (about 4.3 billion) would take about two years.

#### 5.8 Answer-On-Request (AOR) Mode

When the AOR bit in the configuration register is set the ATA5577 does not start modulation in the regular-read mode after loading configuration block 0. The tag waits for a valid AOR data stream (*wake-up command*) from the reader before modulation is enabled. The wake-up command consists of the opcode ("10") followed by a valid password. The selected tag will remain active until the RF field is turned off or a new command with a different password is transmitted, which may address another tag in the RF field.





| Table | 5-7. | ATA5577 - Modes of Operation               |
|-------|------|--------------------------------------------|
| PWD   | AOR  | Behavior of Tag after Reset Command or POR |
|       |      | Answer On Request (AOR) mode:              |

| PWD | AOR | Behavior of Tag after Reset Command or POR                                                                                        | De-activate Function                                                  |
|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| 1   |     | Answer-On-Request (AOR) mode:<br>- Modulation starts after wake-up with a matching password<br>- Programming needs valid password | Command with<br>non-matching password<br>deactivates the selected tag |
| 1   | 0   | Password mode:<br>- Modulation in regular-read mode starts after reset<br>- Programming and direct access needs valid password    |                                                                       |
| 0   | -   | Normal mode:<br>- Modulation in regular-read mode starts after reset<br>- Programming and direct access without password          |                                                                       |







Figure 5-3. Anticollision Procedure Using AOR Mode





### 5.9 ATA5577 in Extended Mode (X-mode)

In general, setting block 0 of the master key (bits 1 to 4) to the value 6 or 9 together with the X-mode bit will enable the extended mode functions such as the *binary bit-rate generator*, *OTP functionality, fast downlink, inverse data output* and *sequence start marker*.

- Master key = 9: Test mode access and extended mode are both enabled.
- Master key = 6: Any test mode access will be denied but the extended mode is still enabled.

Any other master key setting will prevent the activation of the ATA5577 extended mode options, even when the X-mode bit is set.

#### 5.9.1 Modulator in Extended-Mode

| Table 5-0. ATASS77 Types of Modulation in Extended Mod | Table 5-8. | ATA5577 Types of Modulation in Extended Mode |
|--------------------------------------------------------|------------|----------------------------------------------|
|--------------------------------------------------------|------------|----------------------------------------------|

| Mode                                  | Direct Data Output Encoding               | Inverse Data Output Encoding                 |  |  |  |  |  |  |  |
|---------------------------------------|-------------------------------------------|----------------------------------------------|--|--|--|--|--|--|--|
| FSK1(1)                               | FSK/5 - FSK/8 0 = RF/5; 1 = RF/8          | FSK/8 - FSK/5 0 = RF/8; 1 = RF/5 (= FSK1a)   |  |  |  |  |  |  |  |
| FSK2(1)                               | FSK/10 - FSK/8 0 = RF/10; 1 = RF/8        | FSK/8 - FSK/10 0 = RF/8; 1 = RF/10 (= FSK2a) |  |  |  |  |  |  |  |
| PSK1(2)                               | Phase change when input changes           | Phase change when input changes              |  |  |  |  |  |  |  |
| PSK2(2)                               | Phase change on bit clock if input high   | Phase change on bit clock if input low       |  |  |  |  |  |  |  |
| PSK3(2)                               | Phase change on rising edge of input      | Phase change on falling edge of input        |  |  |  |  |  |  |  |
| Manchester                            | 0 = falling edge, 1 = rising edge mid bit | 1 = falling edge, 0 = rising edge mid bit    |  |  |  |  |  |  |  |
| Bi-phase 1                            | 1 creates an additional mid-bit change    | 0 creates an additional mid-bit change       |  |  |  |  |  |  |  |
| Bi-phase 2<br>(differential bi-phase) | 0 creates an additional mid-bit change    | 1 creates an additional mid-bit change       |  |  |  |  |  |  |  |
| NRZ                                   | 1 = damping on, 0 = damping off           | 0 = damping on, 1 = damping off              |  |  |  |  |  |  |  |

Notes: 1. A common multiple of bit rate and FSK frequencies is recommended.

2. In PSK mode the selected data rate has to be an integer multiple of the PSK sub-carrier frequency.

#### 5.9.2 Binary Bit-rate Generator

In extended mode the data rate is binary programmable to operate at any data rate between RF/2 and RF/128 as given in the formula below.

Data rate = RF / (2n + 2)

#### 5.9.3 OTP Functionality

If the OTP bit is set to 1, all memory blocks are write protected and behave as if all lock bits are set to 1. If, in addition, the master key is set to 6, the ATA5577 mode of operation is locked forever (one-time-programming functionality).

If the master key is set to 9, the test-mode access allows the re-configuration of the tag.

#### 5.9.4 Fast Downlink

In the optional fast downlink mode, the time between two gaps is reduced. In the fixed bit length protocol mode, there are nominally 12 field clocks for a 0 and 27 field clocks for a 1. When there is no gap for more than 32 field clocks after a previous gap, the ATA5577 in the *Fixed Bit Length Protocol* mode will exit the downlink mode (refer to Table 5-10 on page 21).

For the timings in fast downlink mode of the long-leading-reference protocol refer to Table 5-11 on page 22, for the leading-zero-reference protocol to Table 5-12 on page 23 and for the 1-of-4-coding protocol to Table 5-12 on page 23.

#### 5.9.5 Inverse Data Output

In extended mode (X-mode), the ATA5577 supports an inverse data output option. If inverse data is enabled, the modulator as shown in Figure 5-4 works on inverted data (see Figure 5-8 on page 14). This function is supported for all basic types of encoding.



Figure 5-4. Data Encoder for Inverse Data Output

#### 5.10 Tag to Reader Communication

During read operation (Uplink mode), the data stored within the EEPROM is cycled and the Coil 1 and Coil 2 terminals are load modulated. This resistive load modulation can be detected at the reader device.

#### 5.10.1 Regular-read Mode

In regular-read mode, data from the memory is transmitted serially, starting with block 1, bit 1, up to the last block (for example, 7), bit 32. The last block which will be read is defined by the mode parameter field MAXBLK in EEPROM block 0. When the data block addressed by MAX-BLK has been read, data transmission restarts with block 1, bit 1.

The user may limit the cyclic data stream in regular-read mode by setting the MAXBLK between 0 and 7 (representing each of the 8 data blocks). If set to 7, blocks 1 through 7 can be read. If set to 1, only block 1 is transmitted continuously. If set to 0, the contents of the configuration block (normally not transmitted) can be read. In the case of MAXBLK = 0 or 1, regular-read mode can not be distinguished from block-read mode.



Figure 5-5.



Examples for Different MAXBLK Settings

#### Block 4 MAXBLK = 50 Block 1 Block 5 Block 1 Block 2 Loading block 0 MAXBLK = 20 Block 1 Block 2 Block 1 Block 2 Block 1 Loading block 0 MAXBLK = 00 Block 0 Block 0 Block 0 Block 0 Block 0 Loading block 0

Every time the ATA5577 enters regular- or block-read mode, the first bit transmitted is a logical 0. The data stream starts with block 1, bit 1 and continues through MAXBLK, bit 32 and, if in regular-read mode, cycles continuously.

Note: This behavior is different from the original e555x and helps to decode PSK-modulated data.

#### 5.10.2 Block-read Mode

With the direct-access command, only the addressed block is read repetitively. This mode is called block-read mode. Direct access is entered by transmitting the page access opcode ("10" or "11"), a single 0 and the requested 3-bit block address when the tag is in normal mode.

In password mode (PWD bit set), the direct access to a single block needs the valid 32-bit password to be transmitted after the page access opcode followed by a 0 and the 3-bit block address. If the transmitted password does not match the contents of block 7, the T5557 tag returns to regular-read mode.

Note: A direct access to block 0 of page 1 will read the configuration data of block 0, page 0. A direct access to block 4 to 7 of page 1 reads all data bits as zero.

#### 5.10.3 Sequence Terminator (Basic Mode)

The sequence terminator (ST) is a special damping pattern which is inserted in front of the first block and may be used to synchronize the reader. This sequence terminator is recommended only for FSK and Manchester coding. This Basic mode sequence terminator consists of four bit periods. During the first and third bit period, the data value is 1. During the second and the fourth bit period, modulation is switched off (using Manchester encoding, switched on).

Bi-phase modulated data blocks need fixed leading and trailing bits in combination with the sequence terminator to be reliably identified.

The sequence terminator may be individually enabled by setting the mode bit 29 (ST = 1) in Basic mode (X-mode = 0).

In the regular-read mode, the sequence terminator is inserted at the start of each MAXBLKlimited read data stream.

In block-read mode - after any block-write or direct access command - or if MAXBLK was set to 0 or 1, the sequence terminator is inserted before the transmission of the selected block.

Especially this behavior is different to former ICs (T5551, T5554). For further details refer to relevant application notes.

#### 4967AX-RFID-01/07









Sequence terminator not suitable for Bi-phase or PSK modulation

#### 5.10.4 Sequence Start Marker (X-mode)

The T5557 sequence start marker is a special damping pattern in Extended mode, which may be used to synchronize the reader. The sequence start marker consists of two bits ("01" or "10") which are inserted as header before the first block to be transmitted if in extended mode bit 29 is set. At the start of a new block sequence, the value of the two bits is inverted.

#### Figure 5-8. ATA5577 Sequence Start Marker in Extended Mode







## 5.11 Reader to Tag Communication

Data is transmitted to the tag by interrupting the RF field with short field gaps (on-off keying) in accordance with the T5557 write method (Downlink mode). The duration of these field gaps is, for example, 100 µs. The time between two gaps encodes the 0/1 information to be transmitted (pulse interval encoding). There are four different downlink protocols available, which are selectable via bit 21 and bit 22 in the option register block 3 page 1 (see Table 5-1 on page 7). Choosing the default downlink protocol (fixed-bit-length protocol), the time between two gaps is nominally 24 field clocks for a 0 and 56 field clocks for a 1. When there is no gap for more than 64 field clocks after a previous gap, the ATA5577 exits the downlink mode. The tag starts with the command execution if the correct number of bits were received. If a failure is detected, the ATA5577 does not continue and enters regular-read mode.

Improved downlink performance could be achieved by choosing self-calibrating downlink protocols. The ATA5577 offers three different possibilities to get a better performance using self-calibrating downlink protocols:

• Long leading reference:

Fully forward and backward compatible with former tags and readers.

• Leading zero:

A reader has to send a leading zero in front of the downlink bit stream. This leading zero serves as a reference for the following zero and one bits.

• 1 of 4 coding:

Compact downlink protocol with optimized energy balance

#### 5.11.1 Start Gap

The initial gap is referred to as the start gap. This triggers the reader-to-tag communication. In the option register (block 3 page 1) several settings can be chosen to ease gap detection during this mode of operation, for example, the receive damping can be activated (see Table 5-1 on page 7). The start gap may need to be longer than subsequent gaps — so-called *write* gaps — in order to be detected reliably.

A start gap will be accepted at any time after the mode register has been loaded ( $\geq$  3 ms). A single gap will not change the previously selected page (by a previous opcode "10" or "11").

#### Figure 5-9. Start of Reader-to-tag Communication



|       | Parameters                                                                      | Remark               | Symbol           | Min. | Max. | Unit           |  |  |  |  |
|-------|---------------------------------------------------------------------------------|----------------------|------------------|------|------|----------------|--|--|--|--|
|       | Start gap                                                                       |                      | S <sub>gap</sub> | 8    | 50   | Т <sub>с</sub> |  |  |  |  |
|       | Write gap                                                                       | Normal downlink mode | $W_{gap}$        | 8    | 30   | Т <sub>с</sub> |  |  |  |  |
| Note: | All absolute times assume $T_c = 1 / f_c = 8 \mu s$ ( $f_c = 125 \text{ kHz}$ ) |                      |                  |      |      |                |  |  |  |  |

#### 5.11.2 Downlink Data Protocols

The ATA5577 expects to receive a dual-bit opcode as a part of a reader command sequence. There are three valid opcodes:

- The opcode "10" precedes all downlink operations for page 0.
- The opcode "11" precedes all downlink operations for page 1. Performing a direct access command on block 0 always provides block 0 page 0 independently of the page selector (see Figure 4-2 on page 5).
- The RESET opcode "00" initiates an initialization cycle

The fourth opcode "01" precedes all test mode write operations. Any test mode access is ignored after master key (bits 1 to 4) in block 0 has been set to "6". Any further modifications of the master key are prohibited by setting the lock bit of block 0 or the OTP bit.

Downlink has to follow these rules:

- Standard write needs the opcode, the lock bit, 32 data bits and the 3-bit address (38 bits total)
- Protected write (PWD bit set) requires a valid 32-bit password between the opcode and the data and address bits

Protected write (PWD bit set) in conjunction with the leading-zero-reference protocol or with the 1-of-4-coding protocol requires two padding zero bits between the opcode and the password (see also Figure 5-18 on page 26). This ensures the uniqueness of the *direct access with password* and the *standard write* command (see also Table 6-1 on page 27).

• For the AOR wake-up command an opcode and a valid password are necessary to select and activate a specific tag

Note: The data bits are read in the same order as written.

If the transmitted command sequence is invalid, the ATA5577 enters regular-read mode with the previously selected page (by previous opcode "10" or "11").



## **ATMEL CONFIDENTIAL**





#### Figure 5-10. Complete Writing Sequence with Fixed-bit-length Protocol





Figure 5-12. ATA5577 Command Formats Leading-zero-reference Protocol and 1-of-4-coding Protocol

|                         | Ref OP                                        |           |                |         |          |
|-------------------------|-----------------------------------------------|-----------|----------------|---------|----------|
| Standard write          | $  R^{**}     1p^{*}   L   1  Data$           | a 32      | 2 Addr 0       |         |          |
|                         |                                               |           |                |         |          |
| Protected write         | R <sup>**)</sup> 1p <sup>*)</sup> 00 1 Passwo | ord 32    | L 1            | Data 32 | 2 Addr 0 |
|                         |                                               |           |                |         |          |
| AOR (wake-up command)   | R <sup>**)</sup> 10 00 1 Passwo               | ord 32    |                |         |          |
|                         |                                               |           |                |         |          |
| Direct access (PWD = 1) | R <sup>**)</sup> 1p <sup>*)</sup> 00 1 Passwo | ord 32    | 0 2 Addr       | 0       |          |
|                         |                                               |           |                |         |          |
| Direct access (PWD = 0) | R <sup>**)</sup> 1p <sup>*)</sup> 0 2 Addr 0  |           |                |         |          |
|                         |                                               |           |                |         |          |
| Page 0/1 regular read   | R <sup>**)</sup> 1p <sup>*)</sup>             |           |                |         |          |
|                         |                                               |           |                |         |          |
| Reset command           | R <sup>**)</sup> 00                           |           | age selector   |         |          |
|                         | ,                                             | **) R = I | Reference puls | е       |          |

#### 5.11.3 Fixed-bit-length Protocol

In the fixed-bit-length protocol, the time between two gaps is nominally 24 field clocks for a 0 and 56 field clocks for a 1. When there is no gap for more than 64 field clocks after a previous gap, the ATA5577 exits the downlink mode. This protocol is compatible to the T5557/ATA5567 transponder.

| Table 5-10. | Downlink Data Coding Scheme with Fixed-bit-length Protocol |
|-------------|------------------------------------------------------------|
|-------------|------------------------------------------------------------|

|                            |        |                  | Ne   | ormal Dowr | link | Fa   | ast Downlir |      |                |
|----------------------------|--------|------------------|------|------------|------|------|-------------|------|----------------|
| Parameter                  | Remark | Symbol           | Min. | Тур.       | Max. | Min. | Тур.        | Max. | Unit           |
| Start gap                  |        | S <sub>gap</sub> | 8    | 15         | 50   | 8    | 15          | 50   | T <sub>c</sub> |
| Write gap                  |        | W <sub>gap</sub> | 8    | 10         | 20   | 8    | 10          | 20   | T <sub>c</sub> |
| Write data                 | 0 data | d <sub>0</sub>   | 16   | 24         | 32   | 8    | 12          | 16   | T <sub>c</sub> |
| coding (gap<br>separation) | 1 data | d <sub>1</sub>   | 48   | 56         | 64   | 24   | 28          | 32   | T <sub>c</sub> |

1

0

Note: All absolute times assume  $T_C = 1 / f_C = 8 \ \mu s \ (f_C = 125 \ \text{kHz})$ 

Figure 5-13. Fixed Bit Length Protocol



#### 5.11.4 Long-leading-reference Protocol

To achieve better downlink performance, an enhanced ATA5577 reader places a reference pulse in front of the opcode. This reference pulse is used as a timing reference for all following data, thus providing an auto-adjustment for varying environmental conditions. The long-lead-ing-reference protocol allows full compatibility and coexistence of both T5557 and ATA5577 devices with both T5557 compatible readers and advanced ATA5577 readers. However, only the ATA5577 devices can profit from the self-calibration and the resultant increase in write distance (see Table 5-1 on page 7 for option register settings).

In this mode, the reference pulse in front of the command is monitored. Depending on its length, the remainder of the command is either evaluated using the fixed-bit-length protocol or this pulse is used as a measurement reference to evaluate the following command bits. Otherwise the following bits are considered as an invalid command.

a) For a reference-based command, the reference pulse  $(d_{Ref})$  will have a length of 16 to 32 + 136 = 152 to 168 field clocks (zero bit + timing bias = reference pulse). Hence the expected length will lie between 152 and 168 field clocks. The equivalent expected zero bit length is then extracted and used as a reference for all following bits. The long-leading-reference pulse in this case is used as a timing reference only and does not contribute to the command data itself (see Figure 5-14, part a on page 23).

b) should the first bit lie within the *fixed bit length* frame (for example in normal mode: 0: 16 to 32 clocks; 1: 48 to 64 clocks) the device will then automatically switch to the fixed-bit-length protocol (see Section 5.11.3 "Fixed-bit-length Protocol" on page 21) and this first pulse will be evaluated as the first command bit. This allows compatibility with long-lead-ing-reference programmed ATA5577 devices interacting with T5557 readers, which do not send any reference pulses (see Figure 5-14, part b on page 23).

c) If a T5557 device interacts with an enhanced ATA5577 reader, the reference pulse (152 to 168 field clocks) is ignored by the T5557 and the following data bits will evaluated correctly. Therefore a T5557 device is compatible with an enhanced ATA5577 reader (see Figure 5-14, part b on page 23).

d) Should the first bit correspond to neither (a) nor (b) then it will be rejected as an invalid command.

 Table 5-11.
 Downlink Data Coding Scheme with Long Leading Reference

|                         |                 | r                | Normal Downlink       |                        | F                      |                        |                        |                       |                |
|-------------------------|-----------------|------------------|-----------------------|------------------------|------------------------|------------------------|------------------------|-----------------------|----------------|
| Parameter               | Remark          | Symbol           | Min.                  | Тур.                   | Max.                   | Min.                   | Тур.                   | Max.                  | Unit           |
| Start gap               |                 | S <sub>gap</sub> | 8                     | 10                     | 50                     | 8                      | 10                     | 50                    | T <sub>c</sub> |
| Write gap               |                 | W <sub>gap</sub> | 8                     | 10                     | 20                     | 8                      | 10                     | 20                    | T <sub>c</sub> |
|                         | Reference Pulse | d                | 152                   | 160                    | 168                    | 140                    | 144                    | 148                   | т              |
| Write data              | nelerence ruise | d <sub>ref</sub> | 136                   | clocks + 0 d           | ata bit                | 132 c                  | locks + 0 da           | ita bit               | Г <sub>с</sub> |
| coding (gap separation) | 0 data          | d <sub>0</sub>   | d <sub>ref</sub> -143 | d <sub>ref</sub> - 136 | d <sub>ref</sub> - 128 | d <sub>ref</sub> – 135 | d <sub>ref</sub> - 132 | d <sub>ref</sub> -124 | T <sub>c</sub> |
|                         | 1 data          | d <sub>1</sub>   | d <sub>ref</sub> -111 | d <sub>ref</sub> -104  | d <sub>ref</sub> -96   | d <sub>ref</sub> - 119 | d <sub>ref</sub> – 116 | d <sub>ref</sub> -112 | T <sub>c</sub> |

Note: All absolute times assume  $T_c = 1 / f_c = 8 \mu s$  ( $f_c = 125 \text{ kHz}$ )





#### 5.11.5 Leading-zero-reference Protocol

If the device is programmed in this mode it will always expect a reference pulse before the command data itself. This pulse length should correspond exactly to the length of the zero bits in the following command. All further lengths of the zero bits and one bits of the command are derived from the reference pulse. Therefore, downlink performance is optimal in different environmental conditions.

|             |                 |                  | Normal Downlink      |                       | Fast Downlink         |                      |                      |                       |                |
|-------------|-----------------|------------------|----------------------|-----------------------|-----------------------|----------------------|----------------------|-----------------------|----------------|
| Parameter   | Remark          | Symbol           | Min.                 | Тур.                  | Max.                  | Min.                 | Тур.                 | Max.                  | Unit           |
| Start gap   |                 | S <sub>gap</sub> | 8                    | 10                    | 50                    | 8                    | 10                   | 50                    | T <sub>c</sub> |
| Write gap   |                 | W <sub>gap</sub> | 8                    | 10                    | 20                    | 8                    | 10                   | 20                    | T <sub>c</sub> |
| Write data  | Reference Pulse | d <sub>ref</sub> | 12                   | -                     | 72                    | 8                    | -                    | 68                    | T <sub>c</sub> |
| coding (gap | 0 data          | d <sub>0</sub>   | d <sub>ref</sub> -7  | d <sub>ref</sub>      | d <sub>ref</sub> + 8  | d <sub>ref</sub> -3  | d <sub>ref</sub>     | d <sub>ref</sub> + 4  | T <sub>c</sub> |
| separation) | 1 data          | d <sub>1</sub>   | d <sub>ref</sub> + 9 | d <sub>ref</sub> + 16 | d <sub>ref</sub> + 24 | d <sub>ref</sub> + 5 | d <sub>ref</sub> + 8 | d <sub>ref</sub> + 12 | T <sub>c</sub> |

Table 5-12. Downlink Data Coding Scheme with Leading-zero Reference

Note: All absolute times assume  $T_c = 1 / f_c = 8 \ \mu s \ (f_c = 125 \ kHz)$ 



Figure 5-15. Leading Zero Reference Protocol



#### 5.11.6 1-of-4-coding Protocol

This protocol codes the data in bit pairs so that the length of each packet can have one of four discrete lengths. This protocol is extremely compact and exhibits the least number of field gaps which in turn improves the device's ability to extract power from the field. Additionally a leading reference pulse "00" is placed in front of the downlink command. This serves as a reference pulse for all following data bits, thus providing an auto-adjustment for varying environmental conditions.

|             |                      |                  | Normal Downlink       |                       |                       | Fa                    | ık                    |                       |                |
|-------------|----------------------|------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|----------------|
| Parameter   | Remark               | Symbol           | Min.                  | Тур.                  | Max.                  | Min.                  | Тур.                  | Max.                  | Unit           |
| Start gap   |                      | S <sub>gap</sub> | 8                     | 10                    | 50                    | 8                     | 10                    | 50                    | T <sub>c</sub> |
| Write gap   |                      | $W_{gap}$        | 8                     | 10                    | 20                    | 8                     | 10                    | 20                    | T <sub>c</sub> |
|             | Reference pulse "00" | d <sub>ref</sub> | 8                     | -                     | 68                    | 12                    | -                     | 72                    | T <sub>c</sub> |
| Write data  | "00" data            | d <sub>00</sub>  | d <sub>ref</sub> -7   | d <sub>ref</sub>      | d <sub>ref</sub> + 8  | d <sub>ref</sub> -3   | d <sub>ref</sub>      | d <sub>ref</sub> + 4  | T <sub>c</sub> |
| coding (gap | "01" data            | d <sub>01</sub>  | d <sub>ref</sub> + 9  | d <sub>ref</sub> + 16 | d <sub>ref</sub> + 24 | d <sub>ref</sub> + 5  | d <sub>ref</sub> + 8  | d <sub>ref</sub> + 12 | T <sub>c</sub> |
| separation) | "10" data            | d <sub>10</sub>  | d <sub>ref</sub> + 25 | d <sub>ref</sub> + 32 | d <sub>ref</sub> + 40 | d <sub>ref</sub> + 13 | d <sub>ref</sub> + 16 | d <sub>ref</sub> + 20 | T <sub>c</sub> |
|             | "11" data            | d <sub>11</sub>  | d <sub>ref</sub> + 41 | d <sub>ref</sub> + 48 | d <sub>ref</sub> + 56 | d <sub>ref</sub> + 21 | d <sub>ref</sub> + 24 | d <sub>ref</sub> + 28 | T <sub>c</sub> |

#### Table 5-13. Downlink Data Coding Scheme with 1-of-4 Coding

Note: All absolute times assume  $T_C = 1 / f_C = 8 \mu s$  ( $f_C = 125 \text{ kHz}$ )

#### Figure 5-16. 1 of 4 Coding Protocol



#### Figure 5-17. Standard Write Sequence Example

#### a) Fixed Bit Length Protocol



#### b) Long Leading Reference Protocol



#### c) Leading Zero Reference Protocol



#### d) 1 of 4 Coding Protocol





## **ATMEL CONFIDENTIAL**



#### Figure 5-18. Protected Write Sequence Example

#### a) Fixed Bit Length Protocol



#### b) Long Leading Reference Protocol



#### c) Leading Zero Reference Protocol



#### d) 1 of 4 Coding Protocol



#### 5.12 Programming

When all necessary information has been received by the ATA5577, programming may proceed. There is a clock delay between the end of the writing sequence and the start of programming.

Typical programming time is 5.6 ms. This cycle includes a data verification read to grant secure and correct programming. After programming is successsfully executed, the ATA5577 enters block-read mode, transmitting the block just programmed (see Figure 5-19 on page 27).

Note: This timing and behavior is different from the e555x-family predecessors. For further details refer to relevant Atmel application notes.

If the command sequence is validated and the addressed block is not write protected, the new data will be programmed into the EEPROM memory. The new state of the block write protection bit (lock bit) will be programmed at the same time accordingly.

Each programming cycle consists of four consecutive steps: erase block, erase verification (data = 0), programming, and write verification (corresponding data bits = 1).





Notes: 1. Programming of page 1 with following single gap will lead to a page 1 read. To enter regular-read mode, a POR or Reset command has to be performed.

## 6. Error Handling

Several error conditions can be detected to ensure that only valid bits are programmed into the EEPROM. There are two error types, which lead to two different actions.

### 6.1 Errors During Command Sequence

The following detectable errors could occur sending a command sequence to the ATA5577:

- Wrong number of field clocks between two gaps (that is, not a valid 1 or 0 pulse stream)
- Password mode is activated and the password does not match the contents of block 7
- The number of bits received in the command sequence is incorrect

Valid bit counts accepted by the ATA5577 are:

| Command                | Protect   | Fixed-bit-<br>length<br>Protocol | Long-leading-<br>reference<br>Protocol | Leading-zero-<br>reference<br>Protocol | 1-of-4-<br>coding<br>Protocol |
|------------------------|-----------|----------------------------------|----------------------------------------|----------------------------------------|-------------------------------|
| Standard write         | (PWD = 0) | 38 bits                          | 38 bits                                | 38 bits                                | 38 bits                       |
| Direct access          | (PWD = 0) | 6 bits                           | 6 bits                                 | 6 bits                                 | 6 bits                        |
| Password write         | (PWD = 1) | 70 bits                          | 70 bits                                | 72 bits                                | 72 bits                       |
| Direct access with PWD | (PWD = 1) | 38 bits                          | 38 bits                                | 40 bits                                | 40 bits                       |
| AOR wake-up            | (PWD = 1) | 34 bits                          | 34 bits                                | 36 bits                                | 36 bits                       |
| Reset command          |           | 2 bits                           | 2 bits                                 | 2 bits                                 | 2 bits                        |
| Page 0/1 regular read  |           | 2 bits                           | 2 bits                                 | 2 bits                                 | 2 bits                        |

 Table 6-1.
 Bit Counts of Command Sequences

If any of these erroneous conditions (except AOR mode) are detected, the ATA5577 enters regular-read mode, starting with block 1 of the page defined in the command sequence. An erroneous AOR wake-up command will stop modulation (modulation defeat).





## 6.2 Errors Before/During Programming the EEPROM

If the command sequence was received successfully, the following error could still prevent programming:

- The lock bit of the addressed block is set already
- In case of a locked block, programming mode will not be entered. The ATA5577 reverts to block-read mode continuously transmitting the currently addressed block.
- If a data verification error is detected after an executed data block programming, the tag will stop modulation (modulation defeat) until a new command is transmitted.





28 ATA5577 [Preliminary]



Figure 6-2. Example with Manchester Coding with Data Rate RF/16







Figure 6-3. Example of Bi-phase Coding with Data Rate RF/16



**Figure 6-4.** Example: FSK1a Coding with Data Rate RF/40, Sub-carrier  $f_0 = RF/8$ ,  $f_1 = RF/5$ 







Figure 6-5. Example of PSK1 Coding with Data Rate RF/16



Figure 6-6. Example of PSK2 Coding with Data Rate RF/16







Figure 6-7. Example of PSK3 Coding with Data Rate RF/16

## 7. Animal ID

In ISO11784/11785, the code structure of a 128-bit FDX-B telegram is defined. Following is an example of how to program the ATA5577 for ISO 11785 FDX-B.





Notes: 1. Except for the header, every 8 bits are followed by one control bit (1), to prevent the header from recurring.

- 2. All data is transmitted LSB first.
- 3. Country codes are defined in ISO 3166
- 4. The bits reserved for future use (RFU) are all set to 0.
- 5. If the data block flag is not set, the trailer bits are all set to 0.
- 6. CRC is performed on the 64-bit identification code without the control bits. The generator polynomial is  $P(x) = x^{16} + x^{12} + x^5 + 1$ . Reverse CRC-CCITT (0x 8 408) is used. Data stream is LSB first.

#### Table 7-1. Example Data for Animal ID

| Code                               | Dec. Value | Hex. Value                | Comment                         |  |  |
|------------------------------------|------------|---------------------------|---------------------------------|--|--|
| Animal flag                        | 1          | 1                         | Use for animal ID               |  |  |
| RFU                                | 0          | 0 Reserved for future use |                                 |  |  |
| Data block flag                    | 0          | 0                         | No data in trailer              |  |  |
| Country code                       | 999        | 3E7                       | Country code for demo tags      |  |  |
| Unique number 78187493530 12345678 |            | 123456789A                | Any demo number                 |  |  |
| CRC                                | 36255      | 8D9F                      | CRC for the identification code |  |  |

Programming of the ATA5577 for animal ID:

- Encoding of the data is bi-phase RF/32
- 128 bits have to be transmitted in regular-read mode (Maxblock = 4)





| Block                  | Address         | Value                       | Comment                                 |  |  |  |  |  |  |  |  |
|------------------------|-----------------|-----------------------------|-----------------------------------------|--|--|--|--|--|--|--|--|
| Option register        | Block 3, page 1 | 0x 6C00 0000 <sup>(1)</sup> | Soft modulation, two pulses recommended |  |  |  |  |  |  |  |  |
| Configuration register | Block 0, page 0 | 0x 603F 8080                | RF/32, bi-phase, Maxblock = 4           |  |  |  |  |  |  |  |  |
| User data block 1      | Block 1, page 0 | 0x 002B 31EB                | Header, unique number                   |  |  |  |  |  |  |  |  |
| User data block 2      | Block 2, page 0 | 0x 54B2 979F                | Unique number (cont.), country code     |  |  |  |  |  |  |  |  |
| User data block 3      | Block 3, page 0 | 0x 8040 7F3B                | Data block flag, RFU, animal flag, CRC  |  |  |  |  |  |  |  |  |
| User data block 4      | Block 4, page 0 | 0x 1804 0201                | CRC (cont.), trailer bits               |  |  |  |  |  |  |  |  |

 Table 7-2.
 Programming the ATA5577 with Example Data

Note: 1. Depending on application, settings may vary

## 8. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters                                                                | Symbol              | Value       | Unit |
|---------------------------------------------------------------------------|---------------------|-------------|------|
| Maximum DC current into Coil1/Coil2                                       | I <sub>coil</sub>   | 20 (TBD)    | mA   |
| Maximum AC current into Coil1/Coil2, f = 125 kHz                          | I <sub>coil p</sub> | 20 (TBD)    | mA   |
| Power dissipation (die) (free-air condition, time of application: 1s)     | P <sub>tot</sub>    | 100 (TBD)   | mW   |
| Electrostatic discharge maximum to<br>ANSI/ESD-STM5.1-2001 standard (HBM) | V <sub>max</sub>    | 2000 (TBD)  | V    |
| Operating ambient temperature range                                       | T <sub>amb</sub>    | -40 to +85  | °C   |
| Storage temperature range (data retention reduced)                        | T <sub>stg</sub>    | -40 to +150 | °C   |



## 9. Electrical Characteristics

 $T_{amb}$  = +25°C; f<sub>coil</sub> = 125 kHz; unless otherwise specified

| No. | Parameters                                      | Test Conditions                                                                 | Symbol                    | Min.   | Тур. | Max.               | Unit   | Type* |
|-----|-------------------------------------------------|---------------------------------------------------------------------------------|---------------------------|--------|------|--------------------|--------|-------|
| 1   | RF frequency range                              |                                                                                 | f <sub>RF</sub>           | 100    | 125  | 150                | kHz    |       |
| 2.1 |                                                 | $T_{amb} = 25^{\circ}C^{(1)}$                                                   |                           |        | 1.5  | TBD                | mA     | Т     |
| 2.2 | Supply current (without current consumed by the | Read - full temperature range                                                   | I <sub>DD</sub>           |        | 2    | TBD                | mA     | Q     |
| 2.3 | external LC tank circuit)                       | Programming - full<br>temperature range                                         |                           |        | 25   | TBD                | mA     | Q     |
| 3.1 |                                                 | POR threshold (50-mV hysteresis)                                                |                           | TBD    | 3.6  | TBD                | V      | Q     |
| 3.2 | Coil voltage (AC supply)                        | Read mode and write command <sup>(2)</sup>                                      | V <sub>coil pp</sub>      | 6      |      | V <sub>clamp</sub> | v      | Q     |
| 3.3 |                                                 | Program EEPROM <sup>(2)</sup>                                                   |                           | 8      |      | V <sub>clamp</sub> | V      | Q     |
| 4   | Start-up time                                   | V <sub>coil pp</sub> = 6V                                                       | t <sub>startup</sub>      |        | 2.5  | TBD                | ms     | Q     |
| 5.1 |                                                 |                                                                                 |                           | TBD    | 11   | TBD                | V      | Q     |
| 5.2 | Clamp voltage (depends                          | 3-mA current into<br>Coil1/Coil2                                                | V <sub>pp clamp lo</sub>  | TBD    | 13   | TBD                | V      | Q     |
| 5.3 | on settings in option                           |                                                                                 | V <sub>pp clamp hi</sub>  | TBD    | 17   | TBD                | V      | Т     |
| 5.4 | −register)                                      | 20-mA current into<br>Coil1/Coil2                                               | V <sub>pp clamp med</sub> | TBD    | 15   | TBD                | V      | т     |
| 6.1 |                                                 | 3-mA current into                                                               |                           | TBD    | 3    | TBD                | V      | Т     |
| 6.2 | - Modulation parameters                         | Coil1/Coil2 and                                                                 | V <sub>pp mod med</sub>   | TBD    | 5    | TBD                | V      | Q     |
| 6.3 | (depends on settings in                         | modulation ON                                                                   | V <sub>pp mod hi</sub>    | TBD    | 7    | TBD                | V      | Q     |
| 6.4 | option register)                                | 20 mA current into<br>Coil1/Coil2 and<br>modulation ON                          | V <sub>pp mod med</sub>   | TBD    | 7.5  | TBD                | v      | т     |
| 6.5 | Thermal stability                               |                                                                                 | $V_{mod \ lo}/T_{amb}$    |        | -1   |                    | mV/°C  | Q     |
| 7.1 | Clock detection level                           |                                                                                 | V <sub>clkdet lo</sub>    | TBD    | 250  | TBD                | mV     | Q     |
| 7.2 | (depends on settings in                         | $V_{coil pp} = 8V$                                                              | V <sub>clkdet med</sub>   | TBD    | 550  | TBD                | mV     | Т     |
| 7.3 | option register)                                |                                                                                 | V <sub>clkdet hi</sub>    | TBD    | 800  | TBD                | mV     | Q     |
| 7.4 | Gap detection level                             |                                                                                 | V <sub>gapdet lo</sub>    | TBD    | 250  | TBD                | mV     | Q     |
| 7.5 | (depends on settings in                         | $V_{coil pp} = 8 V$                                                             | Vgapdet med               | TBD    | 550  | TBD                | mV     | Т     |
| 7.6 | option register)                                |                                                                                 | V <sub>gapdet hi</sub>    | TBD    | 850  | TBD                | mV     | Q     |
| 8   | Programming time                                | From last command gap<br>to re-enter read mode<br>(64 + 648 internal<br>clocks) | T <sub>prog</sub>         | 5      | 5.7  | 6                  | ms     | Т     |
| 9   | Endurance                                       | Erase all/Write all <sup>(3)</sup>                                              | n <sub>cycle</sub>        | 100000 |      |                    | Cycles | Q     |

\*) Type means: T: directly or indirectly tested during production; Q: guaranteed based on initial product qualification data

Notes: 1.  $I_{DD}$  measurement set-up R = 100k $\Omega$ ;  $V_{CLK} = V_{coil} = 3V$ : EEPROM programmed to 00 ... 000 (erase all); chip in modulation defeat.  $I_{DD} = (V_{OUTmax} - V_{CLK}) / R$ 

- 2. Current into Coil1/Coil2 is limited to 10 mA.
- 3. Since EEPROM performance is influenced by assembly processes, Atmel confirms the parameters for DOW (tested die on uncut wafer) delivery.
- 4. See Section 10. "Ordering Information" on page 39.





## 9. Electrical Characteristics (Continued)

 $T_{amb}$  = +25°C;  $f_{coil}$  = 125 kHz; unless otherwise specified

| No.  | Parameters            | Test Conditions                                    | Symbol                 | Min. | Тур.   | Max. | Unit  | Type* |
|------|-----------------------|----------------------------------------------------|------------------------|------|--------|------|-------|-------|
| 10.1 |                       | $Top = 55^{\circ}C^{(3)}$                          | t <sub>retention</sub> | 10   | 20     | 50   | Years | Q     |
| 10.2 | Data retention        | $Top = 150^{\circ}C^{(3)}$                         | t <sub>retention</sub> | 96   |        |      | hrs   | Т     |
| 10.3 |                       | $Top = 250^{\circ}C^{(3)}$                         | t <sub>retention</sub> | 24   |        |      | hrs   | Q     |
| 11.1 |                       |                                                    |                        | 320  | 330    | 340  |       | Т     |
| 11.2 |                       | r Mask option <sup>(4)</sup><br>$V_{coil pp} = 1V$ | C <sub>r</sub>         | 242  | 250    | 258  |       |       |
| 11.3 | Resonance capacitor   |                                                    |                        | TBD  | 130    | TBD  | pF    |       |
| 11.4 |                       |                                                    |                        | TBD  | 75 TBD |      |       |       |
| 11.5 |                       |                                                    |                        | TBD  | 10     | TBD  |       | Q     |
| 12.1 | Micromodule capacitor | Capacitance tolerance<br>T <sub>amb</sub>          | C <sub>r</sub>         | 320  | 330    | 340  | pF    | Т     |
| 12.2 | -parameters           | Temperature coefficient                            | TBD                    | TBD  | TBD    | TBD  | TBD   | TBD   |

\*) Type means: T: directly or indirectly tested during production; Q: guaranteed based on initial product qualification data

Notes: 1.  $I_{DD}$  measurement set-up R = 100k $\Omega$ ;  $V_{CLK} = V_{coil} = 3V$ : EEPROM programmed to 00 ... 000 (erase all); chip in modulation defeat.  $I_{DD} = (V_{OUTmax} - V_{CLK}) / R$ 

- 2. Current into Coil1/Coil2 is limited to 10 mA.
- 3. Since EEPROM performance is influenced by assembly processes, Atmel confirms the parameters for DOW (tested die on uncut wafer) delivery.
- 4. See Section 10. "Ordering Information" on page 39.

#### Figure 9-1. Measurement Setup for I<sub>DD</sub>



## 10. Ordering Information

| ATA5577M | t | ccc | -xxx | Package    |                                                             | Drawing                                           |
|----------|---|-----|------|------------|-------------------------------------------------------------|---------------------------------------------------|
|          |   |     |      | DDW        | 6" wafer, thickness 300 μm                                  |                                                   |
|          |   |     |      | DDB        | 6" sawn wafer on blue foil with ring, thickness 150 $\mu m$ |                                                   |
|          |   |     |      | DDT        | Die in waffle pack, thickness 300 µm                        |                                                   |
|          |   |     |      | PAE        | NOA3 micromodule (lead-free)(planed)                        | Figure 11-2 on page 41/<br>Figure 11-3 on page 42 |
|          |   |     |      | On-chip Ca | apacity Value in pF                                         |                                                   |
|          |   |     |      | 0          |                                                             |                                                   |
|          |   |     |      | 75         |                                                             |                                                   |
|          |   |     |      | 250        |                                                             |                                                   |
|          |   |     |      | 330        |                                                             |                                                   |
|          |   | L   |      | Туре       |                                                             |                                                   |
|          |   |     |      | 1          | standard pad                                                | Figure 11-1 on page 40                            |

### 10.1 Ordering Examples

ATA5577M1250-DDW

ATA5577M1330-DDB

Tested die on unsawn 6" wafer, thickness 300  $\mu$ m, 250 pF on-chip capacitor Tested die on sawn 6" wafer on foil with ring, thickness 150  $\mu$ m, 330 pF on-chip capacitor

#### 10.2 Available Order Codes

ATA5577M1250-DDT ATA5577M1250-DDW ATA5577M1250-DDB ATA5577M1330-DDT ATA5577M1330-DDW ATA5577M1330-DDB

New order codes will be created by customer request if order quantities are over 250k pieces.





## 11. Package Information

Figure 11-1. Pad Layout

Dimensions in µm



#### Figure 11-2. NOA3 Micromodule





## **ATMEL CONFIDENTIAL**



### Figure 11-3. Shipping Reel



### ATMEL CONFIDENTIAL



#### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Atmel Operations**

Memory 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743 *RF/Automotive* Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### **Biometrics**

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-47-50 Fax: (33) 4-76-58-47-60

Literature Requests www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2007 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup>, IDIC<sup>®</sup> and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.